# Lab-3: Modeling Sequential Systems and Finite State Machine Using Verilog HDL

## **Objective**

The main objectives of this lab are:

- Functional verification of sequential circuits using Verilog Testbench.
- Modeling finite state machine and its functional verification using Verilog Testbench.

#### Introduction

A digital system can be either in the form of combinational logic or sequential logic. In combinational logic, the output of a circuit depends only on the presently applied inputs. On the other hand, the output of a sequential circuit depends on the applied input and the present states. Most practical digital systems are sequential. To design a digital system, the behavioral abstraction is used as a reference to create and refine a synthesizable register transfer level (RTL) abstraction that captures the desired functionality required by the design specification.

### Example 01

Flip-flops are the building blocks of sequential circuits. In the following example, the Verilog HDL code of a positive edge-triggered T flip-flop with reset is demonstrated.

```
module T_FF(T,clk,reset,Q);
 1
    input T,clk,reset;
    output reg Q;
    always@(posedge clk)
    begin
    if(reset==0)
 7
    begin
 8
       if (T)
 9
          Q \le Q;
10
       else
11
          Q \le Q;
12
    end
13
    else
14
       Q \le 0;
15
    end
16
    endmodule
```

The following Verilog HDL code demonstrates the **Testbench Module** of the T flip-flop of Example 01.

```
1
    `timescale 1ns/1ps
    module T_FF_TB;
    reg T,clk,reset;
    wire Q;
    T_FF dut(T,clk,reset,Q);
    initial
 7
    begin
8
            T=0; clk=0; reset=1;
9
    end
10
    always
11
            #2 clk=~clk;
12
    initial
13
    begin
14
            #6 reset=0; T=1;
15
            #4 reset=1; T=1;
            #4 reset=1; T=0;
16
17
            #2 reset=0; T=0;
            #2 $finish;
18
19
    end
20
    endmodule
```

## Example 02

The following example demonstrates the Verilog HDL code of a positive edge-triggered JK flip-flop with clear.

```
module JK FF(clk, J, K, Q, clear);
    input clk,J,K,clear;
    output reg Q;
 3
    always@ (posedge clk)
    begin
    if(clear==0)
 7
    begin
 8
            if (J==0 && K==0)
 9
                     Q<=Q;
            else if (J==0 && K==1)
10
11
                            Q<=0;
12
            else if (J==1 && K==0)
13
                     Q<=1;
14
            else
```

The following Verilog HDL code demonstrates the **Testbench Module** of the JK flip-flop of Example 02.

```
`timescale 1ns/1ps
    module JK_FF_TB;
3
    reg clk,J,K,clear;
    wire Q;
    JK_FF JK_dut(clk,J,K,Q,clear);
    initial
 7
    begin
8
            clk=0; J=0; K=1;clear=0;
    end
10
    always
11
            #2 clk=~clk;
12
    initial
13
    begin
            #2 clear=1; J=1; K=0;
14
            #4 clear=0; J=0; K=1;
15
16
            #4 J=1;
17
            #4 J=0;
            #4 $finish;
18
19
    End
20
    endmodule
```

## Example 03

In this example a 4-bit ripple carry counter will be designed using the submodule of a T flip-flop and each T filp-flop is designed using leaf module of D flip-flop. The block representation of the ripple carry counter is shown below.



The following example demonstrates the Verilog HDL code of a 4-bit asynchronous ripple-carry country as shown in the following block diagram.

```
1
    module rc counter(q,clock,reset);
 2
    output [3:0] q;
 3
    input clock,reset;
    t ff tff0 (q[0], clock, reset);
    t_ff tff1 (q[1], q[0], reset);
    t_ff tff2 (q[2], q[1], reset);
 7
    t_ff tff3 (q[3], q[2], reset);
    endmodule
    module t_ff (q,clk,r);//T-Flip-Flop
10
11
    output q;
12
    input clk,r;
13
    wire d;
14
    d_ff dff1(q,d,clk,r);
15
    not n1(d,q);
16
    endmodule
17
18
    module d_ff (q,d,clk,r);//D-Flip-Flop
19
    output reg q;
20
    input d,clk,r;
    always @(posedge r or negedge clk)
21
22
    begin
23
             if (r)
24
                     q<=1'b0;
```

```
25 else

26 q<=d;

27 end

28 endmodule
```

The following Verilog HDL code demonstrates the **Testbench Module** of the 4-bit asynchronous ripple-carry counter of Example 03.

```
`timescale 1ns/1ps
    module rc_counter_TB;
    reg clk, res;
    wire [3:0]q;
    rc_counter rc_counter_dut(q,clk,res);
    initial
 7
    begin
            clk=0;
    end
10
    always
11
            #5 clk=~clk;
12
    initial
13
    begin
14
            $monitor($time, "clk=%b, res=%b, q=%b", clk, res, q);
15
            res=1;
            #15 res=0;
16
            #180 res=1;
17
18
            #10 res=0;
19
            #20 $stop;
20
    end
21
    endmodule
```

#### Example 04

The following example demonstrates the Verilog HDL code of a simple 8-bit accumulator. The module is designed in such a way that when reset=0 the output is set to 0 and when reset=1 the output adds the input.

```
module accu(in, acc, clk, reset);
input [7:0] in;
input clk, reset;
output reg [7:0]acc;
always @(posedge clk)
begin
if (reset)
```

```
8 acc<=0;
9 else
10 acc<=acc+in;
11 end
12 endmodule
```

The following Verilog HDL code demonstrates the **Testbench Module** of the accumulator of Example 04.

```
`timescale 1ns/1ps
    module accu TB;
    reg [7:0] in;
    reg clk,reset;
    wire [7:0] out;
    accu dut(in, out, clk, reset);
    initial
 8
             clk = 1'b0:
    always
10
             #5 clk = {^{\sim}clk};
11
    initial
12
    begin
             #0 reset<=1; in<=1;
13
             #5 reset<=0;
14
15
             #50 $finish;
16
    end
    endmodule
```

#### Example 05

In this example, a 4-bit Arithmetic Logic Unit (ALU) shown in the following figure will be designed using Verilog HDL. The top module of the ALU is *alu\_4bit* and it is designed using three submodules: *logical\_unit*, *arithmetic\_unit*, and *control\_unit*. In the design, the two 4-bit inputs A and B are fed to the inputs of *arithmetic\_unit* and *logical\_unit* modules to perform two different arithmetic operations and two different logical operations according to the function table given below. Thus the *arithmetic\_unit* and *logical\_unit* generates four outputs y1,y2,y3, and y4 which are fed to the inputs of *control\_unit* module which generates the 8-bit output Y from the y1,y2,y3 and y4 depending on its 2-bit *Opcode* input. The output Y is also sensitive to the positive edge of the *clk* input.



The function table of the ALU is given below.

**Function Table** 

| Opcode | Output (Y) | Description of function |
|--------|------------|-------------------------|
| 00     | A+B        | Add A to B              |
| 01     | A-B        | Subtract B from A       |
| 10     | A&B        | Bitwise AND             |
| 11     | A⊕B        | Bitwise XOR             |

The following Verilog HDL code demonstrates the ALU mentioned in Example 05.

```
module alu_4bit(A,B,Y,clk,Opcode);
    input [3:0]A,B;
    input [1:0]Opcode;
    input clk;
    output [7:0]Y;
    wire [7:0]y1,y2,y3,y4;
    arithmetic_unit sm1(A,B,y1,y2);
    logical_unit sm2(A,B,y3,y4);
    control_unit sm3(y1,y2,y3,y4,clk,Opcode,Y);
    endmodule
10
11
12
    module arithmetic_unit(x,y,y1,y2);
13
    input [3:0]x,y;
14 | output reg[7:0]y1,y2;
```

```
15
    always@(x,y)
16
    begin
17
            y1 <= x + y;
18
            y2<=x-y;
19
    end
20
    endmodule
21
22
    module logical_unit(x,y,y3,y4);
23
    input [3:0]x,y;
24
    output [7:0]y3,y4;
25
    assign y3=x&y;
26
    assign y4=x^y;
27
    endmodule
28
29
    module control_unit(y1,y2,y3,y4,clk,Opcode,Y);
30
    input [7:0]y1,y2,y3,y4;
    input [1:0]Opcode;
31
32
    input clk;
33
    output reg[7:0]Y;
34
    always@(posedge clk)
35
    begin
36
            if(Opcode ==2'b00)
37
                    Y<=y1;
            else if(Opcode ==2'b01)
38
39
                    Y<=y2;
            else if(Opcode ==2'b10)
40
41
                    Y<=y3;
            else if(Opcode ==2'b11)
42
43
                    Y<=y4;
            else
44
45
                    Y<=0;
46
    end
    endmodule
```

The following Verilog HDL code demonstrates the **Testbench Module** of the 4-bit ALU of Example 05.

```
1  `timescale 1ns/1ps
2  module alu_4bit_TB;
3  reg [3:0]A,B;
4  reg [1:0]Opcode;
5  reg clk;
6  wire [7:0]Y;
7  alu_4bit dut(A,B,Y,clk,Opcode);
8  initial
```

```
9
    begin
10
            clk = 1'b0; Opcode=2'b00; A=4'b0100; B=4'b1100;
11
    end
12
    always
            #2.5 clk = ~clk;
13
14
    initial
14
    begin
16
            #5 Opcode<=2'b01; A=4'b1000; B=4'b0111;
17
            #5 Opcode<=2'b10; A=4'b1111; B=4'b1011;
            #5 Opcode<=2'b11; A=4'b1001; B=4'b1010;
18
19
            #5 $finish;
    end
20
21
    endmodule
```

## **Finite State Machine Design**

In a sequential circuit, outputs depend not only on the applied input values but also on the internal state. The internal state also changes with time. As the number of states in a sequential circuit is finite it is also referred to as a Finite State Machine (FSM). FSMs need memory to hold the current state and logic devices to determine the next state. Elevators (lift), vending machines, traffic signal systems, password generators etc. are examples of FSM.

There are two types of finite state machines called the Mealy machine and the Moore Machine.

In Mealy machines, the output is a function of the current state and inputs. In Moore machines, the output is a function of only the current state. To design FSMs, we need to find the state transition diagram or the state table.

FSMs are modeled in Verilog with an always block defining the state registers and combinational logic defining the next state and output logic.



## **Example 06**

In this example, the Verilog HDL code of a Mealy machine is demonstrated that generates output '1' when sequence 101 is detected in a bitstream.



State Transition Diagram

The following Verilog HDL code demonstrates the sequence detector mentioned in Example 06.

```
module seq_101(i,clk,out);
 1
2
    input i,clk;
3
    output reg out;
    localparam S0=2'b00, S1=2'b01, S2=2'b10;
5
    reg [1:0]state;
    always@ (posedge clk)
 7
    begin
    case (state)
9
    S0: begin
10
            out<=i?0:0;
11
          state<=i?S1:S0;
12
       end
    S1: begin
13
14
            out<=i?0:0;
15
          state<=i?S1:S2;
16
       end
17
    S2: begin
18
            out<=i?1:0;
19
         state<=i?S0:S0;
20
        end
21
    default:
22
         begin
23
             out<=0;
24
            state<=S0;
25
         end
26
    endcase
27
    end
    endmodule
28
```

The following Verilog HDL code demonstrates the **Testbench Module** of the sequence detector of Example 06 where 0101001010-bit stream is generated.

```
`timescale 1ns/1ps
    module seq_TB;
    reg i,clk;
    wire out;
    seq dut(i,out,clk);
    initial
      clk=0;
    always
      #2 clk=~clk;
10
    initial
11
    begin
12
      #0 i=0;
13
      #5 i=1; #4 i=0; #4 i=1; #4 i=0;
14
      #4 i=0; #4 i=1; #4 i=0; #4 i=1;
15
      #4 i=0;
      #4 $finish;
16
17
    end
    endmodule
18
```

#### **Post Lab Tasks**

- 1. Design a negative edge triggered D flip flop with reset and verify its functionality using testbench.
- 2. In Example 5 how many 1s will be generated at the output if the input bitstream is 01010100? Verify your answer using testbench.
- 3. Write a Verilog program to implement the digital system represented by the following state transition diagram of a Mealy machine. Assume that system has input and output variables **in** and **Y**. The system functions when the positive edge of the clock is detected.



- 4. Design a Mealy machine to detect the 010 sequences hence verifying its functionality using testbench.
- 5. The state transition diagram of a two-bit counter is shown below. Assuming that each state changes when a positive edge clock is detected. Design and verify the system using Verilog HDL.

